The original paper is in English. Non-English content has been machine-translated and may contain typographical errors or mistranslations. ex. Some numerals are expressed as "XNUMX".
Copyrights notice
The original paper is in English. Non-English content has been machine-translated and may contain typographical errors or mistranslations. Copyrights notice
Kertas ini mencadangkan kaedah pengoptimuman prestasi ASIP dengan mengambil kira kekerapan jam. Prestasi pemproses set arahan boleh diukur menggunakan masa pelaksanaan program aplikasi, yang boleh ditentukan oleh kitaran jam untuk melaksanakan program aplikasi dibahagikan dengan kekerapan jam yang digunakan. Oleh itu, kekerapan jam juga perlu ditala untuk memaksimumkan prestasi pemproses di bawah kekangan reka bentuk yang diberikan. Keputusan eksperimen menunjukkan bahawa kaedah yang dicadangkan menentukan gabungan optimum FU dengan mengambil kira kekerapan jam.
The copyright of the original papers published on this site belongs to IEICE. Unauthorized use of the original or translated papers is prohibited. See IEICE Provisions on Copyright for details.
Salinan
Katsuya SHINOHARA, Norimasa OHTSUKI, Yoshinori TAKEUCHI, Masaharu IMAI, "A Performance Optimization Method for Pipelined ASIPs in Consideration of Clock Frequency" in IEICE TRANSACTIONS on Fundamentals,
vol. E82-A, no. 11, pp. 2356-2365, November 1999, doi: .
Abstract: This paper proposes an ASIP performance optimization method taking clock frequency into account. The performance of an instruction set processor can be measured using the execution time of an application program, which can be determined by the clock cycles to perform the application program divided by the applied clock frequency. Therefore, the clock frequency should also be tuned in order to maximize the performance of the processor under the given design constraints. Experimental results show that the proposed method determines an optimal combination of FUs considering clock frequency.
URL: https://global.ieice.org/en_transactions/fundamentals/10.1587/e82-a_11_2356/_p
Salinan
@ARTICLE{e82-a_11_2356,
author={Katsuya SHINOHARA, Norimasa OHTSUKI, Yoshinori TAKEUCHI, Masaharu IMAI, },
journal={IEICE TRANSACTIONS on Fundamentals},
title={A Performance Optimization Method for Pipelined ASIPs in Consideration of Clock Frequency},
year={1999},
volume={E82-A},
number={11},
pages={2356-2365},
abstract={This paper proposes an ASIP performance optimization method taking clock frequency into account. The performance of an instruction set processor can be measured using the execution time of an application program, which can be determined by the clock cycles to perform the application program divided by the applied clock frequency. Therefore, the clock frequency should also be tuned in order to maximize the performance of the processor under the given design constraints. Experimental results show that the proposed method determines an optimal combination of FUs considering clock frequency.},
keywords={},
doi={},
ISSN={},
month={November},}
Salinan
TY - JOUR
TI - A Performance Optimization Method for Pipelined ASIPs in Consideration of Clock Frequency
T2 - IEICE TRANSACTIONS on Fundamentals
SP - 2356
EP - 2365
AU - Katsuya SHINOHARA
AU - Norimasa OHTSUKI
AU - Yoshinori TAKEUCHI
AU - Masaharu IMAI
PY - 1999
DO -
JO - IEICE TRANSACTIONS on Fundamentals
SN -
VL - E82-A
IS - 11
JA - IEICE TRANSACTIONS on Fundamentals
Y1 - November 1999
AB - This paper proposes an ASIP performance optimization method taking clock frequency into account. The performance of an instruction set processor can be measured using the execution time of an application program, which can be determined by the clock cycles to perform the application program divided by the applied clock frequency. Therefore, the clock frequency should also be tuned in order to maximize the performance of the processor under the given design constraints. Experimental results show that the proposed method determines an optimal combination of FUs considering clock frequency.
ER -