The original paper is in English. Non-English content has been machine-translated and may contain typographical errors or mistranslations. ex. Some numerals are expressed as "XNUMX".
Copyrights notice
The original paper is in English. Non-English content has been machine-translated and may contain typographical errors or mistranslations. Copyrights notice
Surat ini membentangkan aplikasi baru Verilog-A, yang merupakan bahasa perihalan perkakasan untuk litar analog, kepada pemodelan dan simulasi interkoneksi berkelajuan tinggi dalam domain transformasi masa/frekuensi untuk masalah integriti isyarat. Kaedah pemodelan dengan bahasa Verilog-A ini akan mengendalikan anggaran fungsi pemindahan dan matriks kemasukan, yang dinyatakan oleh kutub dan sisa dominan seperti yang digunakan dalam teknik AWE. Akhirnya, ditunjukkan bahawa pemodelan dan simulasi sambungan berkelajuan tinggi dengan penamatan tak linear boleh dilakukan dengan mudah.
The copyright of the original papers published on this site belongs to IEICE. Unauthorized use of the original or translated papers is prohibited. See IEICE Provisions on Copyright for details.
Salinan
Kenichi SUZUKI, Mitsuhiro TAKEDA, Atsushi KAMO, Hideki ASAI, "A Novel Application of Verilog-A to Modeling and Simulation of High-Speed Interconnects in Time/Frequency Transform-Domain" in IEICE TRANSACTIONS on Fundamentals,
vol. E85-A, no. 2, pp. 395-398, February 2002, doi: .
Abstract: This letter presents a novel application of the Verilog-A, which is a hardware description language for analog circuits, to the modeling and simulation of high-speed interconnects in time/frequency transform-domain for signal integrity problems. This modeling method with the Verilog-A language would handle the transfer function approximation and admittance matrices, which are expressed by the dominant poles and residues as used in AWE technique. Finally, it is shown that modeling and simulation of the high-speed interconnects with nonlinear terminations can be done easily.
URL: https://global.ieice.org/en_transactions/fundamentals/10.1587/e85-a_2_395/_p
Salinan
@ARTICLE{e85-a_2_395,
author={Kenichi SUZUKI, Mitsuhiro TAKEDA, Atsushi KAMO, Hideki ASAI, },
journal={IEICE TRANSACTIONS on Fundamentals},
title={A Novel Application of Verilog-A to Modeling and Simulation of High-Speed Interconnects in Time/Frequency Transform-Domain},
year={2002},
volume={E85-A},
number={2},
pages={395-398},
abstract={This letter presents a novel application of the Verilog-A, which is a hardware description language for analog circuits, to the modeling and simulation of high-speed interconnects in time/frequency transform-domain for signal integrity problems. This modeling method with the Verilog-A language would handle the transfer function approximation and admittance matrices, which are expressed by the dominant poles and residues as used in AWE technique. Finally, it is shown that modeling and simulation of the high-speed interconnects with nonlinear terminations can be done easily.},
keywords={},
doi={},
ISSN={},
month={February},}
Salinan
TY - JOUR
TI - A Novel Application of Verilog-A to Modeling and Simulation of High-Speed Interconnects in Time/Frequency Transform-Domain
T2 - IEICE TRANSACTIONS on Fundamentals
SP - 395
EP - 398
AU - Kenichi SUZUKI
AU - Mitsuhiro TAKEDA
AU - Atsushi KAMO
AU - Hideki ASAI
PY - 2002
DO -
JO - IEICE TRANSACTIONS on Fundamentals
SN -
VL - E85-A
IS - 2
JA - IEICE TRANSACTIONS on Fundamentals
Y1 - February 2002
AB - This letter presents a novel application of the Verilog-A, which is a hardware description language for analog circuits, to the modeling and simulation of high-speed interconnects in time/frequency transform-domain for signal integrity problems. This modeling method with the Verilog-A language would handle the transfer function approximation and admittance matrices, which are expressed by the dominant poles and residues as used in AWE technique. Finally, it is shown that modeling and simulation of the high-speed interconnects with nonlinear terminations can be done easily.
ER -