The original paper is in English. Non-English content has been machine-translated and may contain typographical errors or mistranslations. ex. Some numerals are expressed as "XNUMX".
Copyrights notice
The original paper is in English. Non-English content has been machine-translated and may contain typographical errors or mistranslations. Copyrights notice
Makalah ini menerangkan Gelung Terkunci Kekerapan Digital-N Semua (ADFLL) dengan Kekukuhan untuk variasi PVT dan aplikasinya untuk unit mikropengawal. FLL konvensional sukar untuk mencapai spesifikasi yang diperlukan dengan menggunakan proses CMOS yang halus. Terutamanya, FLL konvensional mempunyai beberapa masalah seperti operasi yang tidak dijangka dan masa kunci yang lama yang disebabkan oleh variasi PVT. Untuk mengatasi masalah ini, kami mencadangkan ADFLL baharu yang menggunakan pekali penapis digital pemilihan dinamik. ADFLL yang dicadangkan telah dinilai melalui simulasi HSPICE dan fabrikasi cip menggunakan proses CMOS 0.13 µm. Daripada keputusan ini, kami mendapati ADFLL yang dicadangkan mempunyai keteguhan untuk variasi PVT dengan menggunakan pekali penapis digital pemilihan dinamik, dan masa kunci dipertingkatkan sehingga 57%, jitter jam ialah 0.85 sec.
Ryoichi MIYAUCHI
Tokyo University of Science
Akio YOSHIDA
ROHM Co., Ltd.
Shuya NAKANO
University of Miyazaki
Hiroki TAMURA
University of Miyazaki
Koichi TANNO
University of Miyazaki
Yutaka FUKUCHI
Tokyo University of Science
Yukio KAWAMURA
LAPIS Semiconductor Co., Ltd.
Yuki KODAMA
LAPIS Semiconductor Co., Ltd.
Yuichi SEKIYA
LAPIS Semiconductor Co., Ltd.
The copyright of the original papers published on this site belongs to IEICE. Unauthorized use of the original or translated papers is prohibited. See IEICE Provisions on Copyright for details.
Salinan
Ryoichi MIYAUCHI, Akio YOSHIDA, Shuya NAKANO, Hiroki TAMURA, Koichi TANNO, Yutaka FUKUCHI, Yukio KAWAMURA, Yuki KODAMA, Yuichi SEKIYA, "The Fractional-N All Digital Frequency Locked Loop with Robustness for PVT Variation and Its Application for the Microcontroller Unit" in IEICE TRANSACTIONS on Information,
vol. E104-D, no. 8, pp. 1146-1153, August 2021, doi: 10.1587/transinf.2020LOP0008.
Abstract: This paper describes the Fractional-N All Digital Frequency Locked Loop (ADFLL) with Robustness for PVT variation and its application for the microcontroller unit. The conventional FLL is difficult to achieve the required specification by using the fine CMOS process. Especially, the conventional FLL has some problems such as unexpected operation and long lock time that are caused by PVT variation. To overcome these problems, we propose a new ADFLL which uses dynamic selecting digital filter coefficients. The proposed ADFLL was evaluatied through the HSPICE simulation and fabricating chips using a 0.13 µm CMOS process. From these results, we observed the proposed ADFLL has robustness for PVT variation by using dynamic selecting digital filter coefficient, and the lock time is improved up to 57%, clock jitter is 0.85 nsec.
URL: https://global.ieice.org/en_transactions/information/10.1587/transinf.2020LOP0008/_p
Salinan
@ARTICLE{e104-d_8_1146,
author={Ryoichi MIYAUCHI, Akio YOSHIDA, Shuya NAKANO, Hiroki TAMURA, Koichi TANNO, Yutaka FUKUCHI, Yukio KAWAMURA, Yuki KODAMA, Yuichi SEKIYA, },
journal={IEICE TRANSACTIONS on Information},
title={The Fractional-N All Digital Frequency Locked Loop with Robustness for PVT Variation and Its Application for the Microcontroller Unit},
year={2021},
volume={E104-D},
number={8},
pages={1146-1153},
abstract={This paper describes the Fractional-N All Digital Frequency Locked Loop (ADFLL) with Robustness for PVT variation and its application for the microcontroller unit. The conventional FLL is difficult to achieve the required specification by using the fine CMOS process. Especially, the conventional FLL has some problems such as unexpected operation and long lock time that are caused by PVT variation. To overcome these problems, we propose a new ADFLL which uses dynamic selecting digital filter coefficients. The proposed ADFLL was evaluatied through the HSPICE simulation and fabricating chips using a 0.13 µm CMOS process. From these results, we observed the proposed ADFLL has robustness for PVT variation by using dynamic selecting digital filter coefficient, and the lock time is improved up to 57%, clock jitter is 0.85 nsec.},
keywords={},
doi={10.1587/transinf.2020LOP0008},
ISSN={1745-1361},
month={August},}
Salinan
TY - JOUR
TI - The Fractional-N All Digital Frequency Locked Loop with Robustness for PVT Variation and Its Application for the Microcontroller Unit
T2 - IEICE TRANSACTIONS on Information
SP - 1146
EP - 1153
AU - Ryoichi MIYAUCHI
AU - Akio YOSHIDA
AU - Shuya NAKANO
AU - Hiroki TAMURA
AU - Koichi TANNO
AU - Yutaka FUKUCHI
AU - Yukio KAWAMURA
AU - Yuki KODAMA
AU - Yuichi SEKIYA
PY - 2021
DO - 10.1587/transinf.2020LOP0008
JO - IEICE TRANSACTIONS on Information
SN - 1745-1361
VL - E104-D
IS - 8
JA - IEICE TRANSACTIONS on Information
Y1 - August 2021
AB - This paper describes the Fractional-N All Digital Frequency Locked Loop (ADFLL) with Robustness for PVT variation and its application for the microcontroller unit. The conventional FLL is difficult to achieve the required specification by using the fine CMOS process. Especially, the conventional FLL has some problems such as unexpected operation and long lock time that are caused by PVT variation. To overcome these problems, we propose a new ADFLL which uses dynamic selecting digital filter coefficients. The proposed ADFLL was evaluatied through the HSPICE simulation and fabricating chips using a 0.13 µm CMOS process. From these results, we observed the proposed ADFLL has robustness for PVT variation by using dynamic selecting digital filter coefficient, and the lock time is improved up to 57%, clock jitter is 0.85 nsec.
ER -